• Be sure your exam booklet has 10 pages.
• Write your name and lab section on the first page.
• Do not tear the exam booklet apart; you may only detach the last page.
• We have provided a scratch sheet as the last page.
  If you need more, you may use the backs of pages.
• This is a closed book exam. You may not use a calculator.
• You are allowed one handwritten 8.5 x 11” sheet of notes.
• Absolutely no interaction between students is allowed.
• Clearly indicate any assumptions that you make.
• The questions are not weighted equally. Budget your time accordingly.
• Don’t panic, and good luck!

Problem 1  15 points:  
Problem 2  10 points:  
Problem 3  20 points:  
Problem 4  30 points:  
Problem 5  15 points:  
Problem 6  10 points:  

Total  100 points:  

Problem 1 (15 points): Synchronous Counter

In this problem, you must design a 3-bit synchronous counter that counts in the sequence shown below.

\[ 011 \rightarrow 111 \rightarrow 110 \rightarrow 010 \]

1. (8 points) The current state of the counter is denoted \(S_2S_1S_0\). Fill in the K-maps for \(S_2^+\), \(S_1^+\), and \(S_0^+\), using don’t cares when possible.

\[
\begin{array}{c|ccccc}
 & S_2S_1 & & & & \\
\hline
S_0 & 00 & 01 & 11 & 10 & \\
0 & X & 0 & 0 & X & \\
1 & X & 1 & 1 & X & \\
\end{array}
\quad
\begin{array}{c|ccccc}
 & S_2S_1 & & & & \\
\hline
S_0 & 00 & 01 & 11 & 10 & \\
0 & X & 1 & 1 & X & \\
1 & X & 1 & 1 & X & \\
\end{array}
\]

\[
\begin{array}{c|ccccc}
 & S_2S_1 & & & & \\
\hline
S_0 & 00 & 01 & 11 & 10 & \\
0 & X & 1 & 0 & X & \\
1 & X & 1 & 0 & X & \\
\end{array}
\]

2. (3 points) Write minimal SOP Boolean expressions for \(S_2^+\), \(S_1^+\), and \(S_0^+\). Use the area heuristic discussed in class (number of literals + number of operations) to minimize your expressions.

\[S_2^+ = ____ S_0_______ ; \ S_1^+ = ___1_______ ; \ S_0^+ = ____S_2'_______\]

3. (4 points) Does the counter always converge to the desired sequence, regardless of its initial state? Explain - and be specific to your solution.

Yes because 000->011, 001->111, 100->010, 101->110
Problem 2 (10 points): FSM Next-State Analysis

Shown below is an implementation of an FSM with input T and output Z. Complete the next-state table below.

<table>
<thead>
<tr>
<th>$S_1$</th>
<th>$S_0$</th>
<th>$T$</th>
<th>$S_1^+$</th>
<th>$S_0^+$</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
Problem 3 (20 points): Memory

Your lab partner wants to build a 64×16-bit RAM using 32×8-bit RAM chips (shown to the right). As indicated in the figure, the output Q of the 32x8 RAM chips is gated with tri-state buffers, so more than one chip’s output can be connected together safely provided that only one of the connected chips has CS=1 (chip select).

You have the four 32×8-bit chips that you need, but you only have a 2-to-4 decoder with enable. Your 64×16-bit RAM must have external signals Address, DataIn, DataOut, ChipSelect, and WriteEnable.

1. **(5 points)** How many bits wide should each external signal for 64×16-bit RAM be?

   Address ____6____  DataIn ____16____  DataOut ____16____  
   ChipSelect ___1____  WriteEnable ____1____

2. **(15 points)** Indicate which external signals or decoder outputs should be connected to each of the component signals to implement your 64×16-bit RAM. Decoder outputs are named D0, D1, D2, and D3. Be sure to indicate which bits of which signal must be connected (for example, Address[3:0] or DataIn[12:5]) if the signal has more than one bit.

   **2-to-4 Decoder**
   Select1 _____Address[5]________
   Select0 ___Address[5]___________
   Enable _____CS__________________

   **32x8 RAM Chip 1**
   A _____Address[4:0]________
   D _____DataIn[15:8]________
   CS _____D0________________
   WE _____WriteEnable________
   Q _____DataOut[15:8]________

   **32x8 RAM Chip 2**
   A _____Address[4:0]________
   D _____DataIn[7:0]________
   CS _____D0________________
   WE _____WriteEnable________
   Q _____DataOut[7:0]________

   **32x8 RAM Chip 3**
   A _____Address[4:0]________
   D _____DataIn[15:8]________
   CS _____D3________________
   WE _____WriteEnable________
   Q _____DataOut[15:8]________

   **32x8 RAM Chip 4**
   A _____Address[4:0]________
   D _____DataIn[7:0]________
   CS _____D3________________
   WE _____WriteEnable________
   Q _____DataOut[7:0]________
Problem 4 (30 points): FSM Analysis, Implementation, and Extension

The FSM described here controls two traffic lights at the intersection of roads A and B. FSM inputs are supplied by two traffic sensors, $T_A$ and $T_B$, which are high (1) when traffic is detected on the corresponding road. FSM outputs are light signals $L_A$ and $L_B$ that control the intersection light according to the table shown to the right. The next-state table is shown below.

<table>
<thead>
<tr>
<th>Current State</th>
<th>Input signals</th>
<th>Next state</th>
<th>Outputs for the current state</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>$S_1$</td>
<td>$S_0$</td>
<td>$T_A$</td>
</tr>
<tr>
<td>$S_1$</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>0</td>
<td>$x$</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>1</td>
<td>$x$</td>
</tr>
</tbody>
</table>

1. **(9 points)** Draw a state transition diagram for the FSM, labeling states and arcs as shown.

2. **(8 points)** Write minimal SOP Boolean expressions for next-state and output logic. Use the area heuristic discussed in class (number of literals + number of operations) to minimize your expressions.

\[ S_1^+ = S_1'S_0 + S_1'S_0' \]

\[ S_0^+ = S_1'S_0'T_A' + S_1'S_0'T_B' \]

\[ L_A[1] = S_1 \]

\[ L_A[0] = S_1'S_0 \]

\[ L_B[1] = S_1' \]

\[ L_B[0] = S_1S_0 \]
Problem 4, continued:

3. **(6 points)** Citizens complain that the traffic lights take too long to change during times of heavy traffic. Your boss instructs you to add a counter and make the green lights time out on both roads, even if traffic continues to arrive.

After being reset and counting to the appropriate timeout value, the counter that you must use produces a signal $C=1$. Redraw your state transition diagram from **Part 1** below and modify it to include this signal.

4. **(4 points)** Write updated expressions for the next-state logic.

   \[
   S_1^+ = S_1'S_0 + S_1'S_0' \]

   \[
   S_0^+ = S_1'S_0(T_A'+C) + S_1'S_0'(T_B'+C) \]

5. **(3 points)** Write a Boolean expression for the signal that should be used to reset the counter.

   \[
   \text{Reset} = S_0 \]
Problem 5 (15 points): FSM Design with Components

You are charged with designing an FSM as part of a soda vending machine. The vending machine can hold up to three cans of soda. There are two inputs to the FSM: R (refill), which is asserted when the machine is refilled with a new can of soda (one can at a time), and D (dispense), which is asserted when a can of soda is dispensed by the machine (one can at a time as well). The machine can be refilled in the same cycle in which it dispenses. Your FSM must keep track of the number of cans of soda in the machine and must produce an output L (to control a light) that signals when the vending machine is out of soda (0 cans). Design an FSM to control the light.

The machine cannot hold -1 cans, so your FSM should stay in the same state if an input combination indicates -1 cans. Treat an input combination indicating that the machine contains 4 cans analogously.

1. (10 points) Draw the FSM diagram below using the notation shown below for each state. Choose meaningful state names.

![ FSM Diagram ]
Problem 5, continued:  (problem statement repeated for your convenience)

You are charged with designing an FSM as part of a soda vending machine. The vending machine can hold up to three cans of soda. There are two inputs to the FSM: R (refill), which is asserted when the machine is refilled with a new can of soda (one can at a time), and D (dispense), which is asserted when a can of soda is dispensed by the machine (one can at a time as well). The machine can be refilled in the same cycle in which it dispenses. Your FSM must keep track of the number of cans of soda in the machine and must produce an output L (to control a light) that signals when the vending machine is out of soda (0 cans). Design an FSM to control the light.

The machine cannot hold -1 cans, so your FSM should stay in the same state if an input combination indicates -1 cans. Treat an input combination indicating that the machine contains 4 cans analogously.

2. (7 points) Write the Boolean expressions needed to implement an FSM to control the light L using a 2-bit up-down counter. The counter operates as follows. When H=0, the counter holds its current value Q1Q0. When H=1, the counter counts either up by 1 (when U=1) or down by 1 (when U=0).

```
    U
  +-------+---
  |       |   |
  v       v   v
  |   2-bit up/down counter | Q1
  | with Hold               |   |
  v       v               Q0
  |   H                     |   |
  v       v
    L
```

Write the three expressions below using minimum POS form. Expressions in other forms will not receive credit. Use the area heuristic discussed in class (number of literals + number of operations) to minimize your expressions.

\[
U = \quad R \quad \text{or} \quad D' \\

H = \quad (R'+D')(R+D)(Q_1'+Q_0'+R')(Q_1+Q_0+R) \\
    \text{or} \\
H = \quad (R'+D')(R+D)(Q_1'+Q_0'+R')(Q_1+Q_0+D') \\

L = \quad Q_1'Q_0' 
\]
Problem 6 (10 points): von Neumann Model

For each question, circle exactly one answer.

Which of the following manages instruction processing in the von Neumann model?

control unit  ALU  MDR  PC  IR  MAR

Which of the following contains the instruction currently being executed by the computer?

control unit  ALU  MDR  PC  IR  MAR

In the von Neumann model, the control unit does not include

states  bits  FSM  PC  IR  MAR

In the von Neumann model, the memory interface includes which of the following?

IR  MDR  PC  ALU  FSM

How are instructions represented in a computer based on the von Neumann model?

opcodes  bits  I/O  control unit  hexadecimal
This page is provided for you as scratch paper. Feel free to tear it off.